Part Number Hot Search : 
MAX513 B8103 AQW212 000GX TODV1240 DAC8221 K2039 STF8204
Product Description
Full Text Search
 

To Download ADF4208BRU-REEL7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  dual rf pll frequency synthesizers adf4206/adf4208 rev. a information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ?2006 analog devices, inc. all rights reserved. features adf4206: 550 mhz/550 mhz adf4208: 2.0 ghz/1.1 ghz 2.7 v to 5.5 v power supply selectable charge pump supply (v p ) allows extended tuning voltage in 3 v systems selectable charge pump currents on-chip oscillator circuit selectable dual modulus prescaler rf2: 32/33 or 64/65 rf1: 32/33 or 64/65 3-wire serial interface power-down mode applications wireless handsets (gsm, pcs, dcs, cdma, wcdma) base stations for wireless radio (gsm, pcs, dcs, cdma, wcdma) wireless lans communications test equipment catv equipment general description the adf420x family of dual frequency synthesizers are used to implement local oscillators in the upconversion and down- conversion sections of wireless receivers and transmitters. each synthesizer consists of a low noise, digital, phase frequency detector (pfd); a precision charge pump; a programmable reference divider; programmable a and b counters; and a dual modulus prescaler (p/p + 1). the a (6-bit) and b (11-bit) counters, in conjunction with the dual modulus prescaler (p/p + 1), implement an n divider (n = bp + a). in addition, the 14-bit reference counter (r counter) allows selectable refin frequencies at the pfd input. the on-chip oscillator circuitry allows the reference input to be derived from crystal oscillators. a complete phase-locked loop (pll) can be implemented if the synthesizers are used with an external loop filter and voltage controlled oscillators (vcos). control of all the on-chip registers is via a simple 3-wire interface. the devices operate with a power supply ranging from 2.7 v to 5.5 v and can be powered down when not in use. functional block diagram oscillator clk data le 22-bit data register muxout adf4206/adf4208 cp rf1 cp rf2 phase comparator output mux 14-bit rf2 r-counter osc in rf1 in a rf1 in b v dd 1 v dd 2 v p 1 v p 2 agnd rf1 dgnd rf1 dgnd rf2 agnd rf2 sdout rf2 prescaler rf2 in a 11-bit rf2 b-counter 6-bit rf2 a-counter rf2 in b osc out n=bp+a charge pump rf2 lock detect 14-bit rf1 r-counter rf1 prescaler 11-bit rf1 b-counter 6-bit rf1 a-counter n=bp+a rf1 lock detect phase comparator charge pump 01036-001 figure 1.
adf4206/adf4208 rev. a | page 2 of 24 table of contents features .............................................................................................. 1 applications....................................................................................... 1 general description ......................................................................... 1 functional block diagram .............................................................. 1 revision history ............................................................................... 2 specifications..................................................................................... 3 timing specifications .................................................................. 5 timing diagram ........................................................................... 5 absolute maximum ratings............................................................ 6 transistor count........................................................................... 6 esd caution.................................................................................. 6 pin configuration and function descriptions............................. 7 typical performance characteristics ............................................. 8 circuit description......................................................................... 11 reference input section............................................................. 11 rf input stage............................................................................. 11 prescaler....................................................................................... 11 a and b counters ....................................................................... 11 pulse swallow function............................................................. 11 r counter .................................................................................... 11 phase frequency detector (pfd) and charge pump............ 12 muxout and lock detect...................................................... 12 lock detect ................................................................................. 12 input shift register .................................................................... 12 program modes .............................................................................. 18 power-down ............................................................................... 18 if section (rf2) ......................................................................... 18 rf section (rf1) ........................................................................ 19 applications section....................................................................... 20 local oscillator for gsm handset receiver........................... 20 local oscillator for wcdma receiver .................................. 21 interfacing ....................................................................................... 22 aduc812 interface .................................................................... 22 adsp-2181 interface ................................................................. 22 outline dimensions ....................................................................... 23 ordering guide .......................................................................... 24 revision history 2/06rev. 0 to rev. a updated format..................................................................universal deleted adf4207 ...............................................................universal changes to table 3............................................................................ 6 changes to function description .................................................. 7 changes to table 4............................................................................ 7 changes to figure 22 caption....................................................... 12 changes to pulse swallow function ............................................ 13 changes to figure 29...................................................................... 15 changes to figure 31...................................................................... 17 updated outline dimensions ....................................................... 25 changes to ordering guide .......................................................... 25 3/01revision 0: initial version
adf4206/adf4208 rev. a | page 3 of 24 specifications v dd 1 = v dd 2 = 3 v 10%, 5 v 10%; v dd 1, v dd 2 v p 1, v p 2 6.0 v; agnd rf1 = dgnd rf1 = agnd rf2 = dgnd rf2 = 0 v; t a = t min to t max , unless otherwise noted; dbm referred to 50 . table 1. parameter b version 1 b chips 2 unit test conditions/comments rf/if characteristics (3 v) see figure 22 for input circuit rf1 input frequency (rf1 in ) adf4206 0.05/0.55 0.05/0.55 ghz min/max for f < 50 mhz ensure sr > 23 v/s adf4208 0.08/2.0 0.08/2.0 ghz min/max for f < 50 mhz ensure sr > 37 v/s rf input sensitivity C15/+4 ?15/+4 dbm min/max if input frequency (rf2 in ) adf4206 0.05/0.55 0.05/0.55 ghz min/max for f < 50 mhz ensure sr > 23 v/s adf4208 0.08/1.1 0.08/1.1 ghz min/max for f < 50 mhz ensure sr > 37 v/s if input sensitivity ?15/+4 ?15/+4 dbm min/max maximum allowable prescaler 165 165 mhz max output frequency 3 rf characteristics (5 v) rf1 input frequency (rf1 in ) adf4206 0.05/0.55 0.05/0.55 ghz min/max for f < 50 mhz ensure sr > 32 v/s adf4208 0.08/2.0 0.08/2.0 ghz min/max for f < 50 mhz ensure sr > 51 v/s rf input sensitivity ?10/+4 ?10/+4 dbm min/max if input frequency (rf2 in ) mhz min/max adf4206 0.05/0.55 0.05/0.55 ghz min/max for f < 50 mhz ensure sr > 32 v/s adf4208 0.08/1.1 0.08/1.1 ghz min/max for f < 50 mhz ensure sr > 51 v/s if input sensitivity ?10/+4 C10/+4 dbm min/max maximum allowable prescaler 200 200 mhz max output frequency 3 refin characteristics refin input frequency 5/40 5/40 mhz min/m ax for f < 5 mhz ensure sr > 9 v/s refin input sensitivity 4 ?2 ?2 dbm min refin input capacitance 10 10 pf max refin input current 100 100 a max phase detector phase detector frequency 5 55 55 mhz max charge pump i cp sink/source high value 5 5 ma typ low value 1.25 1.25 ma typ absolute accuracy 2.5 2.5 % typ i cp three-state leakage current 1 1 na typ logic inputs v inh , input high voltage 0.8 v dd 0.8 v dd v min v inl , input low voltage 0.2 v dd 0.2 v dd v max i inh /i inl , input current 1 1 a max c in , input capacitance 10 10 pf max logic outputs v oh , output high voltage v dd ? 0.4 v dd ? 0.4 v min i oh = 500 a v ol , output low voltage 0.4 0.4 v max i ol = 500 a
adf4206/adf4208 rev. a | page 4 of 24 parameter b version 1 b chips 2 unit test conditions/comments power supplies v dd 1 2.7/5.5 2.7/5.5 v min/v max v dd 2 v dd 1 v dd 1 v p v dd 1/6.0 v dd 1/6.0 v min/v max v dd 1, v dd 2 v p 1, v p 2 6.0 v i dd (i dd 1 + i dd 2) 6 adf4206 14 14 ma max 9.5 ma typical at v dd = 3 v, t a = 25c adf4208 21 21 ma max 14 ma typical at v dd = 3 v, t a = 25c i dd 1 adf4206 8 8 ma max 5.5 ma typical at v dd = 3 v, t a = 25c adf4208 14 14 ma max 9 ma typical at v dd = 3 v, t a = 25c i dd 2 adf4206 7.5 7.5 ma max 5 ma typical at v dd = 3 v, t a = 25c adf4208 9 9 ma max 5.5 ma typical at v dd = 3 v, t a = 25c i p (i p 1 + i p 2) 1 1 ma max t a = 25c low power sleep mode 0.5 0.5 a typ noise characteristics normalized phase noise floor (rf1) 7 adf4206 ?213 ?213 dbc/hz typ adf4208 ?217 ?217 dbc/hz typ phase noise performance 8 @ vco output adf4206 (rf1, rf2) ?92 ?92 dbc/hz typ @ 540 mhz output, 200 khz at pfd adf4208 (rf1) ?85 ?85 dbc/hz typ @ 1750 mhz output, 200 khz at pfd adf4208 (rf1) ?91 ?91 dbc/hz typ @ 900 mhz output, 200 khz at pfd spurious signals rf1, rf2 (20 khz loop b/w) ?80/?84 ?80/?84 db typ @ 200 khz/400 khz offsets and 200 khz pfd 1 operating temperature range for b version: ?40c to +85c. 2 the b chip specifications are given as typical values. 3 this is the maximum operating frequency of the cmos counters. the prescaler value should be chosen to ensure that the rf input is divided down to a frequency that is less than this value. 4 ac coupling ensures av dd /2 bias. v dd 1 = v dd 2 = 3 v; for v dd 1 = v dd 2 = 5 v, use cmos-compatible levels. 5 guaranteed by design. sample tested to ensure compliance. 6 typical values apply for v dd = 3 v; p = 32; rf1 in 1/rf2 in 2 for adf4206 = 540 mhz; rf1 in 1/rf2 in 2 for adf4208 = 900 mhz. 7 the synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the vco and subtracting 2 0 log n (where n is the n divider value) and 10 log f pfd . pn synth = pn tot ? 10 log f pfd ? 20 log n. 8 the phase noise is measured at 1 khz, unless otherwise noted. the phase noise is me asured with the eval-adf4206eb or the eval- adf4208eb evaluation board and the hp8562e spectrum analyzer. the spectrum anal yzer provides the refin for the synthesizer (f refout = 10 mhz @ 0 dbm).
adf4206/adf4208 rev. a | page 5 of 24 timing specifications v dd 1 = v dd 2 = 3 v 10%, 5 v 10%; v dd 1, v dd 2 v p 1, v p 2 6.0 v; agnd rf1 = dgnd rf1 = agnd rf2 = dgnd rf2 = 0 v; t a = t min to t max , unless otherwise noted; dbm referred to 50 . table 2. parameter 1 limit at t min to t max (b version) unit test conditions/comments t 1 10 ns min data to clk setup time t 2 10 ns min data to clk hold time t 3 25 ns min clk high duration t 4 25 ns min clk low duration t 5 10 ns min clk to le setup time t 6 20 ns min le pulse width 1 guaranteed by design but not production tested. timing diagram db0 (lsb) (control bit c1) clk db21 (msb) db20 db2 data le le t 3 t 4 t 2 t 5 t 1 t 6 db1 (control bit c2) 01036-002 figure 2. timing diagram
adf4206/adf4208 rev. a | page 6 of 24 absolute maximum ratings t a = 25c unless otherwise noted. 1 table 3. parameter ratings v dd 1 to gnd 2 ?0.3 v to +7 v v dd 1 to v dd 2 ?0.3 v to +0.3 v v p 1, v p 2 to gnd ?0.3 v to +7 v v p 1, v p 2 to v dd 1 ?0.3 v to +5.5 v digital i/o voltage to gnd ?0.3 v to dv dd + 0.3 v analog i/o voltage to gnd ?0.3 v to vp + 0.3 v osc in , osc out , rf1 in (a, b), rf2 in (a, b) to gnd ?0.3 v to v dd + 0.3 v rf in a to rf in b (rf1, rf2) 320 mv operating temperature range industrial (b version) ?40c to +85c storage temperature range ?65c to +150c maximum junction temperature 150c tssop ja thermal impedance 112c/w lfcsp ja thermal impedance (paddle soldered) 30.4c/w reflow soldering peak temperature (40 sec) 260c 1 this device is a high performance rf integrated circuit with an esd rating of <2 k and it is esd sensitive. proper precautions should be taken for handling and assembly. 2 gnd = agnd = dgnd = 0 v. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. transistor count 11,749 (cmos) and 522 (bipolar). esd caution esd (electrostatic discharge) sensitive device. electros tatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge wi thout detection. although this product features proprietary esd protection circuitry, permanent dama ge may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality.
adf4206/adf4208 rev. a | page 7 of 24 pin configuration and fu nction descriptions v dd 1 v p 1 cp rf1 dgnd rf1 rf1 in osc in osc out muxout v dd 2 v p 2 cp rf2 dgnd rf2 rf2 in le data clk 01036-003 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 adf4206 top view (not to scale) v dd 1 cp rf1 dgnd rf1 rf1 in a osc in osc out muxout rf1 in b agnd rf1 v dd 2 cp rf2 agnd rf2 le data clk rf2 in b rf2 in a dgnd rf2 01036-004 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 adf4208 top view (not to scale) v p 1 v p 2 figure 3. 16-lead tssop pin configuration figure 4. 20-lead tssop pin configuration table 4. pin function descriptions adf4206 pin no. adf4208 pin no. mnemonic description 1 1 v dd 1 positive power supply for the rf1 section. a 0.1 f capacitor is connected between this pin and dgnd rf1 (the rf1 ground pin). v dd 1 should have a value of between 2.7 v and 5.5 v. v dd 1 must have the same potential as v dd 2. 2 2 v p 1 power supply for the rf1 charge pump. this is greater than or equal to v dd . 3 3 cp rf1 output from the rf1 charge pump. this is normally connected to a loop filter that drives the input to an external vco. 4 4 dgnd rf1 ground pin for the rf1 digital circuitry. 5 5 rf1 in /rf1 in a input to the rf1 prescaler. this low level input signal is taken from the rf1 vco. 6 8 osc in oscillator input. it has a v dd /2 threshold and is driven from an external cmos or ttl logic gate. 7 9 osc out oscillator output. 8 10 muxout this multiplexer output allows the if/rf lock detect, the scaled rf, or the scaled reference frequency external access. see figure 30 . 9 11 clk serial clock input. this serial clock is used to cloc k in the serial data to the registers. the data is latched into the 22-bit shift register on the cl k rising edge. this input is a high impedance cmos input. 10 12 data serial data input. the serial data is loaded msb first with the two lsbs as the control bits. this input is a high impedance cmos input. 11 13 le load enable, cmos input. when le goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits. 12 16 rf2 in /rf2 in a input to the rf2 prescaler. this low level input signal is normally ac-coupled to the external vco. 13 17 dgnd rf2 ground pin for the rf2, digital, interface, and control circuitry. 14 18 cp rf2 output from the rf2 charge pump. this is normally connected to a loop filter that drives the input to an external vco. 15 19 v p 2 power supply for the rf2 charge pump. this is greater than or equal to v dd . 16 20 v dd 2 positive power supply for the rf2, interface, and oscillator sections. a 0.1 f capacitor is connected between this pin and dgnd rf2 (the rf2 ground pin). v dd 2 has a value between 2.7 v and 5.5 v. v dd 2 must have the same potential as v dd 1. n/a 6 rf1 in b complementary input to the rf1 prescaler of the adf4208. this point is decoupled to the ground plane with a small bypass capacitor. n/a 7 agnd rf1 ground pin for the rf1 analog circuitry. n/a 14 agnd rf2 ground pin for the rf2 analog circuitry. n/a 15 rf2 in b complementary input to the rf2 prescaler. this point is decoupled to the ground plane with a small bypass capacitor.
adf4206/adf4208 rev. a | page 8 of 24 typical performance characteristics impedance ( ?) 50 data-format ma keyword r param-type s freq-unit ghz freq mags11 angs11 1.35 0.816886959 ?51.80711782 1.45 0.825983016 ?56.20373378 1.55 0.791737125 ?61.21554647 1.65 0.770543186 ?61.88187496 1.75 0.793897072 ?65.39516615 1.85 0.745765233 ?69.24884474 1.95 0.7517547 ?71.21608147 2.05 0.745594889 ?75.93169947 2.15 0.713387801 ?78.8391674 2.25 0.711578577 ?81.71934806 2.35 0.698487131 ?85.49067481 2.45 0.669871818 ?88.41958754 2.55 0.668353367 ?91.70921678 freq mags11 angs11 0.0 0.957111193 ?3.130429321 0.15 0.963546793 ?6.686426265 0.25 0.953621785 ?11.19913586 0.35 0.953757706 ?15.35637483 0.45 0.929831379 ?20.3793432 0.55 0.908459709 ?22.69144845 0.65 0.897303634 ?27.07001443 0.75 0.876862863 ?31.32240763 0.85 0.849338092 ?33.68058163 0.95 0.858403269 ?38.57674885 1.05 0.841888714 ?41.48606772 1.15 0.840354983 ?45.97597958 1.25 0.822165839 ?49.19163116 01036-005 figure 5. s-parameter data for the adf4208 rf1 input (up to 2.5 ghz) 0 ?5 ?10 ?15 ?20 ?25 ?30 ?35 0 0.5 1.0 1.5 2.0 2.5 3.0 3. 5 v dd = 5v v p = 5v t a = +85c t a = +25c t a = ?40c rf input power (dbm) rf input sensitivity (ghz) 01036-006 figure 6. adf4208 rf1 phase noise (900 mhz, 200 khz, 20 khz) frequency (hz) 2k ?2k ?1k 900m 1k output power (db) 0 ?90 ?80 ?70 ?60 ?30 ?20 ?50 ?40 ?10 ?100 ?90.5dbc/hz reference level = ?4.2dbm v dd = 3v, v p = 5v i cp = 5ma pfd frequency = 200khz loop bandwidth = 20khz res. bandwidth = 10hz video bandwidth = 10hz sweep = 1.9 seconds averages = 19 01036-007 figure 7. adf4208 rf1 phase noise (900 mhz, 200 khz, 20 khz) frequency (hz) 400k ?400k ?200k 900m 200k output power (db) 0 ?90 ?80 ?70 ?60 ?30 ?20 ?50 ?40 ?10 ?100 v dd = 3v, v p = 5v i cp = 5ma pfd frequency = 200khz loop bandwidth = 20khz res. bandwidth = 1khz video bandwidth = 1khz sweep = 2.5 seconds averages = 30 ?90.2dbc/hz reference level = ?4.2dbm 01036-008 figure 8. adf4208 rf1 reference spurs (900 mhz, 200 khz, 20 khz) frequency offset from 900mhz carrier ? 40 zhm1 zh001 phase noise (dbc/hz) ?50 ?60 ?70 ?80 ?90 ?100 ?110 ?120 ?130 ?140 1khz 10khz 100khz 0.52 rms 10db/division r l = ?40dbc/hz rms noise = 0.52 01036-009 figure 9. adf4208 rf1 integrated phase noise (900 mhz, 200 khz, 20 khz) frequency offset from 900mhz carrier ? 40 zhm1 zh001 phase noise (dbc/hz) ?50 ?60 ?70 ?80 ?90 ?100 ?110 ?120 ?130 ?140 1khz 10khz 100khz 0.62 rms 10db/division r l =?40dbc/hz rms noise = 0.62 01036-010 figure 10. adf4208 rf1 integrated phas e noise (900 mhz, 200 khz, 35 khz)
adf4206/adf4208 rev. a | page 9 of 24 frequency (hz) 400k ?400k ?200k 900m 200k output power (db) 0 ?90 ?80 ?70 ?60 ?30 ?20 ?50 ?40 ?10 ?100 v dd = 3v, v p = 5v i cp = 5ma pfd frequency = 200khz loop bandwidth = 35khz res. bandwidth = 1khz video bandwidth = 1khz sweep = 2.5 seconds averages = 30 ?89.3dbc reference level = ?4.2dbm 01036-011 figure 11. adf4208 rf1 reference spurs (900 mhz, 200 khz, 35 khz) frequency (hz) 400 ?400 ?200 1750m 200 output power (db) 0 ?90 ?80 ?70 ?60 ?30 ?20 ?50 ?40 ?10 ?100 v dd = 3v, v p = 5v i cp = 5ma pfd frequency = 30khz loop bandwidth = 3khz res. bandwidth = 10khz video bandwidth = 10khz sweep = 477ms averages = 10 ?75.2dbc/hz reference level = ?8.0dbm 01036-012 figure 12. adf4208 rf1 phase noise (1750 mhz, 30 khz, 3 khz) frequency offset from 1750mhz carrier ? 40 zhm1 zh001 phase noise (dbc/hz) ?50 ?60 ?70 ?80 ?90 ?100 ?110 ?120 ?130 ?140 1khz 10khz 100khz 1.6 rms 10db/division r l = ?40dbc/hz 01036-013 figure 13. adf4208 rf1 integrated phas e noise (1750 mhz, 30 khz, 3 khz) frequency (hz) 80k ?400k ?200k 1750m 40k output power (db) 0 ?90 ?80 ?70 ?60 ?30 ?20 ?50 ?40 ?10 ?100 v dd = 3v, v p = 5v i cp = 5ma pfd frequency = 30khz loop bandwidth = 3khz res. bandwidth = 3hz video bandwidth = 3hz sweep = 255 seconds positive peak detect mode ?79.6dbc reference level = ?5.7dbm 01036-014 figure 14. adf4208 rf1 reference spurs (1750 mhz, 30 khz, 3 khz) ? 120 ?130 ?140 ?150 ?160 ?170 ?180 1 100 1000 10000 10 phase noise (dbc/hz) phase detector frequency (khz) v dd = 3v v p = 5v adf4206 adf4208 01036-015 figure 15. adf4208 rf1 phase noise vs. pfd frequency temperature (c) 100 ?40 0 20 40 60 80 ?100 phase noise (dbc/hz) ?70 ?80 ?90 ? 60 ?20 v dd = 3v v p = 3v 01036-016 figure 16. adf4208 rf1 phase noise vs. temperature (900 mhz, 200 khz, 20 khz)
adf4206/adf4208 rev. a | page 10 of 24 temperature (c) 100 ?40 0 20 40 60 80 ?100 first reference spur (dbc) ?70 ?80 ?90 ? 60 ?20 v dd = 3v v p = 5v 01036-017 figure 17. adf4208 rf1 reference spurs vs. temperature (900 mhz, 200 khz, 20 khz) tuning voltage (v) 5 4 3 2 0 ?105 first reference spur (dbc) ?75 ?85 ?95 ? 5 1 v dd = 3v v p = 5v ?65 ?35 ?45 ?55 ?15 ?25 01036-018 figure 18. adf4208 rf1 reference spurs vs. v tune (900 mhz, 200 khz, 20 khz) ? 120 ?130 ?140 ?150 ?160 ?170 ?180 phase noise (dbc/hz) phase detector frequency (khz) v dd = 3v v p = 5v adf4206 adf4208 01036-019 1 100 1000 10000 10 figure 19. adf4208 rf2 phase noise vs. pfd frequency prescaler output frequency (mhz) 200 051 0 0 di dd ( ma) v dd = 3v v p = 3v 3.0 2.5 1.5 1.0 2.0 0.5 100 50 01036-020 figure 20. di dd vs. prescaler output frequency rf1 and rf2 (all models) prescaler value 10 9 0 56/46 33/23 6 3 2 1 8 7 4 5 ai dd (ma) adf4206 adf4208 01036-021 figure 21. adf4206/adf4208 ai dd vs. prescaler value (rfi)
adf4206/adf4208 rev. a | page 11 of 24 circuit description reference input section the reference input stage is shown in figure 22 . sw1 and sw2 are normally closed switches. sw3 is normally open. when power-down is initiated, sw3 is closed and sw1 and sw2 are opened. typical recommended external components are shown in figure 22 . 30pf osc in osc out to r counter buffer power-down control sw1 nc nc sw2 100k ? sw3 no 18k ? 30pf 01036-022 figure 22. reference input stage rf input stage the rf input stage is shown in figure 23 . it is followed by a 2-stage limiting amplifier to generate the cml clock levels needed for the prescaler. rf in a av dd bias generator 1.6 v 2k ? agnd 2k ? rf in b 01036-023 figure 23. rf input stage prescaler the dual modulus prescaler (p/p + 1), along with the a and b counters, enables the large division ratio, n, to be realized (n = bp + a). this prescaler, operating at cml levels, takes the clock from the rf input stage and divides it down to a manageable frequency for the cmos a and b counters. it is based on a synchronous 4/5 core. the prescaler is selectable. both rf1 and rf2 can be set to either 32/33 or 64/65. db20 of the ab counter latch selects the value. see figure 29 and figure 31 . a and b counters the a and b cmos counters combine with the dual modulus prescaler to allow a wide ranging division ratio in the pll feedback counter. the devices are guaranteed to work when the prescaler output is 200 mhz or less. pulse swallow function the a and b counters, in conjunction with the dual modulus prescaler, make it possible to generate output frequencies that are spaced only by the reference frequency divided by r. the equation for the vco frequency is f vco = [(p b) + a] f refin /r where: f vco is the output frequency of the external voltage controlled oscillator (vco). p is the preset modulus of the dual modulus prescaler (32/33, 64/65). b is the preset divide ratio of the binary 11-bit counter (2 to 2047). a is the preset divide ratio of the binary 6-bit a counter (0 to 63). f refin is the output frequency of the external reference frequency oscillator. r is the preset divide ratio of the binary 14-bit programmable reference counter (1 to 16,383). r counter the 14-bit r counter allows the input reference frequency to be divided down to produce the reference clock to the phase frequency detector (pfd). division ratios from 1 to 16,383 are allowed. prescaler p/p + 1 modulus control from rf input stage load n = bp + a n divider load to pf d 11-bit b counter 6-bit a counter 01036-024 figure 24. a and b counters
adf4206/adf4208 rev. a | page 12 of 24 control mux dv dd muxout dgnd rf2 analog lock detect rf2 r counter output rf2 n counter output rf2/rf1 analog lock detect rf1 r counter output rf1 n counter output rf1 analog lock detect 01036-026 phase frequency detector (pfd) and charge pump the pfd takes inputs from the r counter and n counter (n = bp + a) and produces an output proportional to the phase and frequency difference between them. figure 25 is a simplified schematic. delay element u3 clr2 q2 d2 u2 clr1 q1 d1 charge pump down up hi hi u1 r divider n divider cp output r divider n divider cp cpgnd v p 01036-025 figure 26. muxout circuit lock detect muxout can be programmed for analog lock detect. the n-channel open-drain analog lock detect is operated with an external pull-up resistor of 10 k nominal. when lock is detected, it is high with narrow, low going pulses. input shift register the functional block diagram for the adf420x family is shown in figure 1 . the main blocks include a 22-bit input shift register, a 14-bit r counter, and a 17-bit n counter, comprising a 6-bit a counter and an 11-bit b counter. data is clocked into the 22-bit shift register on each rising edge of clk. the data is clocked in msb first. data is transferred from the shift register to one of four latches on the rising edge of le. the destination latch is determined by the state of the two control bits (c2, c1) in the shift register. these are the two lsbs (db1, db0) as shown in the timing diagram of figure 2 . table 5 is the truth table for these bits. table 5. c2, c1 truth table figure 25. pfd simplified schematic and timing (in lock) the pfd includes a delay element that sets the width of the antibacklash phase. the typical value for this in the adf420x family is 3 ns. the pulse ensures that there is no dead zone in the pfd transfer function and minimizes phase noise and reference spurs. control bits c2 c1 data latch 0 0 rf2 r counter 0 1 rf2 ab counter (and prescaler select) 1 0 rf1 r counter 1 1 rf1 ab counter (and prescaler select) muxout and lock detect the output multiplexer on the adf4206 family allows the user to access various internal points on the chip. the state of muxout is controlled by p3, p4, p11, and p12. see figure 28 and figure 30 . figure 26 shows the muxout circuit in block diagram form.
adf4206/adf4208 rev. a | page 13 of 24 db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (0) c1 (0) r1r2r3r4r5r6r7r8 r9 r10 r11 r12 r13 r14 p1 p5p2 p4 control bits 14-bit reference counter, r db21 rf2 pd polarity rf2 cp gain three-state cp rf2 rf2 lock detect p3 not used rf2 f o rf2 reference counter lat c h db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (0) c1 (0) a1a2a3 a4 a5 a6 b11 p6 control bits 11-bit b counter db21 rf2 prescaler p7 b10b9b8b7b6b5b4b3b2b1 6-bit a counter rf2 power-down not used rf2 ab counter latch db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (1) c1 (0) r1r2 r3r4r5r6r7r8 r9 r10 r11 r12 r13 r14 p9p13 control bits 14-bit reference counter, r db21 rf1 pd polarity three-state cp rf1 rf1 lock detect rf1 f o p12 p10p11 not used rf1 cp gain rf1 reference counter latch 01036-027 db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (1) c1 (1) a1 a2 a3a4a5a6 b11 control bits 11-bit b counter db21 b10b9b8b7b6 b5b4b3b2b1 p16 p14 6-bit a counter rf1 power-down rf1 prescaler not used rf1 ab counter latch figure 27. adf4206 family latch summary
adf4206/adf4208 rev. a | page 14 of 24 0 0 0 .......... 0 0 1 1 0 0 0 .......... 0 1 0 2 0 0 0 .......... 0 1 1 3 0 0 0 .......... 1 0 0 4 . . . .......... . . . . . . . .......... . . . . . . . .......... . . . . 1 1 1 .......... 1 0 0 16380 1 1 1 .......... 1 0 1 16381 1 1 1 .......... 1 1 0 16382 1 1 1 .......... 1 1 1 16383 p1 pd polarity 0negative 1 positive p12 p11 from rf1 r latch p4 p3 muxout 0000l o g i c l o w s t a t e 0 0 0 1 rf2 analog lock detect 0 x 1 0 rf2 reference divider output 0 x 1 1 rf2 n divider output 0 1 0 0 rf1 analog lock detect 0 1 0 1 rf1/rf2 analog lock detect 1 x 0 0 rf1 reference divider 1x01r f 1 n d i v i d e r 1 0 1 0 fast lock output switch on and connected to muxout 1 0 1 1 rf2 counter reset 1 1 1 0 rf1 counter reset 1 1 1 1 rf2 and rf1 counter reset db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (0) c1 (0) r1r2 r3 r4r5 r6 r7r8 r9 r10 r11 r12 r13 r14 p1 p2p3 p4 control bits 14-bit reference counter, r db21 rf2 pd polarity three-state cp rf2 rf2 lock detect rf2 f o rf2 reference counter latch p5 i cp 01.25ma 14.375ma p5 rf2 cp gain p2 charge pump output 0normal 1 three-state 01036-031 r14 r13 r12 .......... r3 r2 r1 divide ratio figure 28. rf2 reference counter latch map
adf4206/adf4208 rev. a | page 15 of 24 oitaredividretnuocb 1b 2b 3b 9b 01b 11b 0 0 0 .......... 0 0 0 not allowed 0 0 0 .......... 0 0 1 not allowed 0 0 0 .......... 0 1 0 2 0 0 0 .......... 0 1 1 3 . . . .......... . . . . . . . .......... . . . . . . . .......... . . . . 1 1 1 .......... 1 0 0 2044 1 1 1 .......... 1 0 1 2045 1 1 1 .......... 1 1 0 2046 1 1 1 .......... 1 1 1 2047 a counter a6 a5 a4 a3 a2 a1 divide ratio xx0 0 0 0 0 xx0 0 0 1 1 xx0 0 1 0 2 xx0 0 1 1 3 ...... ...... ...... xx1 1 1 0 1 4 xx1 1 1 1 1 5 n = bp + a, p is prescaler value set by p6. b must be greater than or equal to a. to ensure continuously adjacent values of n f ref , n min is (p 2 ? p). p7 rf2 section 0 normal operation 1 power-down db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (0) c1 (1) a1a2a3 a4 a5a6 b11 p6 control bits 11-bit b counter db21 rf2 ab counter latch rf2 power- down rf2 prescaler p7 b10b9b8b7b6 b5b4b3b2b1 6-bit a counter p6 rf2 prescaler 0 64/65 1 32/33 01036-032 figure 29. rf2 ab counter latch map
adf4206/adf4208 rev. a | page 16 of 24 db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 c2 (1) c1 (0) r1r2r3r4r5r6r7r8 r9 r10 r11 r12 r13 r14 p9 p13 control bits 14-bit reference counter, r db21 rf1 pd polarity three-state cp rf1 rf1 lock detect rf1 f o rf1 reference counter latch p10p11 r14 r13 r12 .......... r3 r2 r1 divide ratio 0 0 0 .......... 0 0 1 1 0 0 0 .......... 0 1 0 2 0 0 0 .......... 0 1 1 3 0 0 0 .......... 1 0 0 4 . . . .......... . . . . . . . .......... . . . . . . . .......... . . . . 1 1 1 .......... 1 0 0 16380 1 1 1 .......... 1 0 1 16381 1 1 1 .......... 1 1 0 16382 1 1 1 .......... 1 1 1 16383 p9 pd polarity 0negative 1positive p13 i cp 01.25 ma 1 4.375 ma p4 p3 p12 p11 from rf2 r latch muxout 0 0 0 0 logic low state 0 0 0 1 rf2 analog lock detect 0 x 1 0 rf2 reference divider output 0 x 1 1 rf2 n divider output 0 1 0 0 rf1 analog lock detect 0 1 0 1 rf1/rf2 analog lock detect 1 x 0 0 rf1 reference divider 1 x 0 1 rf1 n divider 1 0 1 0 fast lock output switch on and connected to muxout 1 0 1 1 rf2 counter reset 1 1 1 0 rf1 counter reset 1 1 1 1 rf2 and rf1 counter reset p12 rf1 cp gain p10 charge pump output 0normal 1 three-state 01036-033 figure 30. rf1 reference counter latch map
adf4206/adf4208 rev. a | page 17 of 24 db20 db19 db18 db17 db16 db15 db14 db13 db12 db11 db10 db9 db8 db7 db6 db5 db4 db3 db2 db1 db0 db21 c2 (1) c1 (1) a1 a2 a3a4a5a6 b11 b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 p14 p16 control bits 11-bit b counter rf1 power- down rf1 prescaler 6-bit a counter a counter a6 a5 a4 a3 a2 a1 divide ratio 000000 0 000001 1 000010 2 000011 3 ...... ...... ...... 111110 6 2 111111 6 3 n = bp + a, p is prescaler value set by p6. b must be greater than or equal to a. for continuously adjacent values of n, n min is (p 2 ? p). p16 rf1 section 0n o r m a l o p e r a t i o n 1 power-down p14 rf1 prescaler 0 64/65 1 32/33 rf1 ab counter latch 01036-034 oitaredividretnuocb 1b 2b 3b 9b 01b 11b 0 0 0 .......... 0 0 0 not allowed 0 0 0 .......... 0 0 1 not allowed 0 0 0 .......... 0 1 0 2 0 0 0 .......... 0 1 1 3 . . . .......... . . . . . . . .......... . . . . . . . .......... . . . . 1 1 1 .......... 1 0 0 2044 1 1 1 .......... 1 0 1 2045 1 1 1 .......... 1 1 0 2046 1 1 1 .......... 1 1 1 2047 figure 31. rf1 ab counter latch map
adf4206/adf4208 rev. a | page 18 of 24 program modes figure 28 and figure 30 show how to set up the program modes in the adf420x family. three points should be noted: 1. rf2 and rf1 analog lock detect indicate when the pll is in lock. when the loop is locked and either rf2 or rf1 analog lock detect is selected, the muxout pin shows a logic high with narrow, low going pulses. when the rf2/rf1 analog lock detect is chosen, the locked condition is indicated only when both rf2 and rf1 loops are locked. 2. the rf2 counter reset mode resets the r and ab counters in the rf2 section and also puts the rf2 charge pump into three-state. the rf1 counter reset mode resets the r and ab counters in the rf1 section and also puts the rf1 charge pump into three-state. the rf2 and rf1 counter reset mode resets the r and ab counters on both the rf1 and rf2 simultaneously. upon removal of the reset bits, the ab counter resumes counting in close alignment with the r counter (maximum error is one prescaler output cycle). 3. the fast lock mode uses muxout to switch a second loop filter damping resistor to ground during fast lock operation. activation of fast lock occurs whenever the rf1 cp gain in the rf1 reference counter is set to one. power-down it is possible to program the adf420x family for either synchronous or asynchronous power-down on either the rf2 or rf1 side. synchronous rf2 power-down programming a 1 to p7 of the adf420x family initiates a power-down. if p2 of the adf420x family has been set to 0 (normal operation), a synchronous power-down is conducted. the device automatically puts the charge pump into three-state and completes the power-down. asynchronous rf2 power-down if p2 of the adf420x family has been set to 1 (three-state the rf2 charge pump), and p7 is subsequently set to 1, an asynchronous power-down is conducted. the device enters power-down on the rising edge of le latching the 1 to p7 (the rf2 power-down bit). synchronous rf1 power-down programming a 1 to p16 of the adf420x family initiates a power-down. if p10 of the adf420x family is set to 0 (normal operation), a synchronous power-down is conducted. the device automatically puts the charge pump into three-state and completes the power-down. asynchronous rf1 power-down if p10 of the adf420x family is set to 1 (three-state the rf1 charge pump), and p16 is subsequently set to 1, an asynchronous power-down occurs. the device goes into power-down on the rising edge of le latching the 1 to p16 (the rf1 power-down bit). activation of either synchronous or asynchronous power-down forces the r and n dividers of the rf2/rf1 loop to their load state conditions, and the rf2/rf1 input section is debiased to a high impedance state. the reference oscillator circuit is only disabled if both the rf2 and rf1 power-downs are set. the input register and latches remain active and are capable of loading and latching data during all power-down modes. the rf2/rf1 section of the devices returns to normal powered up operation immediately upon le latching a 0 to the appropriate power-down bit. if section (rf2) programmable rf2 reference (r) counter if control bit c2 and control bit c1 are 0 and 0, the data is transferred from the input shift register to the 14-bit rf2 r counter. figure 28 shows the input shift register data format for the rf2 r counter and the divide ratios that are possible. rf2 phase detector polarity p1 sets the rf2 phase detector polarity. when the rf2 vco characteristics are positive, this is set to 1. when they are negative, it is set to 0. see figure 28 . rf2 charge pump three-state p2 puts the rf2 charge pump into three-state mode when programmed to a 1. it is set to 0 for normal operation. see figure 28 . rf2 program modes figure 28 and figure 30 show how to set up the program modes in the adf420x family. rf2 charge pump currents bit p5 programs the current setting for the rf2 charge pump. see figure 28 . programmable rf2 ab counter if control bit c2 and control bit c1 are 0 and 1, the data in the input register is used to program the rf2 ab counter. the ab counter is a 6-bit swallow counter (a counter) and an 11-bit programmable counter (b counter). figure 29 shows the input register data format for programming the rf2 ab counter and the divide ratios that are possible.
adf4206/adf4208 rev. a | page 19 of 24 rf2 prescaler value p6 in the rf2 ab counter latch sets the rf2 prescaler value. see figure 29 . rf2 power-down p7 in figure 29 is the power-down bit for the rf2 side. rf section (rf1) programmable rf1 reference (r) counter if control bit c2 and control bit c1 are 1 and 0, the data is transferred from the input shift register to the 14-bit rf1 r counter. figure 30 shows the input shift register data format for the rf1 r counter and the divide ratios that are possible. rf1 phase detector polarity p9 sets the rf1 phase detector polarity. when the rf1 vco characteristics are positive this is set to 1. when negative it is set to 0. see figure 30 . rf1 charge pump three-state p10 puts the rf1 charge pump into three-state mode when programmed to a 1. it is set to 0 for normal operation. see figure 30 . rf1 program modes figure 28 and figure 30 show how to set up the program modes in the adf420x family. rf1 charge pump currents bit p13 programs the current setting for the rf1 charge pump. see figure 30 . programmable rf1 ab counter if control bit c2 and control bit c1 are 1 and 1, then the data in the input register is used to program the rf1 ab counter. the ab counter is a 6-bit swallow counter (a counter) and 11-bit programmable counter (b counter). figure 31 shows the input register data format for programming the rf1 ab counter and the divide ratios that are possible. rf1 prescaler value p14 in the rf1 a, b counter latch sets the rf1 prescaler value. see figure 31 . rf1 power-down setting p16 in the rf1 ab counter high powers down rf1 side. rf fast lock the fast lock feature improves the lock time of the pll. it increases charge pump current to a maximum for a time. activate fast lock of the adf420x family by setting p13 in the reference counter high and setting the fast lock switch on using muxout. switching in an external resistor using muxout compensates the loop dynamics for the effect of increasing charge pump current. setting p13 low removes the pll from fast lock mode.
adf4206/adf4208 rev. a | page 20 of 24 applications section local oscillator for gsm handset receiver figure 33 shows the adf4208 used in a classic superheterodyne receiver to provide the required local oscillators (los). in this circuit, the reference input signal is applied to the circuit at osc in and is generated by a 10 mhz crystal oscillator. this is a low cost solution. for better performance over temperature, a tcxo (temperature controlled crystal oscillator) can be used instead. to have a channel spacing of 200 khz (the gsm standard), the reference input must be divided by 50 using the on-chip reference counter. the rf output frequency range is 1050 mhz to 1086 mhz. loop filter component values are chosen so that the loop bandwidth is 20 khz. the synthesizer is set up for a charge pump current of 4.375 ma and the vco sensitivity is 15.6 mhz/v. the if output is fixed at 125 mhz. the if loop bandwidth is chosen to be 20 khz with a channel spacing of 200 khz. loop filter component values are chosen accordingly. osc out muxout adf4208 v p 2 v dd 2 v dd 1v p 1 cp rf1 rf2 in rf1 in osc in clk data le dgnd rf1 dgnd rf2 agnd rf1 agnd rf2 decoupling capacitors (22f/10pf) on v dd , v p of the adf4208, and on v cc of the vcos have been omitted from the diagram to aid clarity. vco190-125t v cc cp rf2 v cc spi-compatible serial bus 100pf 18 ? 18 ? 18 ? 100pf if out 100pf 51 ? 30pf 10mhz 18k ? 1.3nf 13nf 2.7k ? 620pf 3.3k ? v p v dd v p 100pf 18 ? rf out 100pf 18 ? 18 ? 100pf 51 ? lock detect 30pf vco190-1068u 01036-035 figure 32. gsm handset receiver local oscillator using the adf4208
adf4206/adf4208 rev. a | page 21 of 24 local oscillator for wcdma receiver figure 33 shows the adf4208 used to generate the local oscillator frequencies for a wideband cdma (wcdma) system. the required rf output range is 1720 mhz to 1780 mhz. the vco190-1750t meets this requirement. channel spacing is 200 khz with a 20 khz loop bandwidth. vco sensitivity is 32 mhz/v. a charge pump current of 4.375 ma is used and the desired phase margin for the loop is 45. when the if output is fixed at 200 mhz, the vco190-200t is used. it has a sensitivity of 10 mhz/v. channel spacing and loop bandwidth are chosen to be the same as the rf side. osc out muxout adf4208 v p 2 v dd 2 v dd 1v p 1 cp rf1 rf2 in rf1 in osc in clk data le dgnd rf1 dgnd rf2 agnd rf1 agnd rf2 decoupling capacitors (22f/10pf) on v dd , v p of the adf4208, and on v cc of the vcos have been omitted from the diagram to aid clarity. vco190-200t v cc cp rf2 v cc spi-compatible serial bus 100pf 18 ? 18 ? 18 ? 100pf i f out 100pf 51 ? 30pf 10mhz 18k ? 1.3nf 13nf 2.7k 620pf 3.3k ? v p v dd v p 100pf 18 ? rf out 100pf 18 ? 18 ? 100pf 51 ? lock detect 30pf vco190-1750t 01036-036 figure 33. local oscillator for wcdma receiver using the adf4208
adf4206/adf4208 rev. a | page 22 of 24 interfacing the adf420x family has a simple spi?-compatible serial inter- face for writing to the device. clk, data, and le control the data transfer. when le goes high, the 22 bits clocked into the input register on each rising edge of clk transfers to the appropriate latch. see figure 2 for the timing diagram and table 5 for the latch truth table. the maximum allowable serial clock rate is 20 mhz. this means that the maximum update rate possible for the device is 909 khz or one update every 1.1 ms. this is more than adequate for systems that have typical lock times in hundreds of microseconds. aduc812 interface figure 34 shows the interface between the adf420x family and the aduc812 microconverter. because the aduc812 is based on an 8051 core, this interface can be used with any 8051-based microcontroller. the microconverter is set up for spi master mode with cpha = 0. to initiate the operation, the i/o port driving le is brought low. each latch of the adf420x family needs a 22-bit word. this is accomplished by writing three 8-bit bytes from the microconverter to the device. when the third byte has been written, the le input should be brought high to complete the transfer. on first applying power to the adf420x family, it requires four writes (one each to the r counter latch and the ab counter latch for both rf1 and rf2 sides) for the output to become active. when operating in the mode described, the maximum sclock rate of the aduc812 is 4 mhz. this means that the maximum rate at which the output frequency can be changed will be about 180 khz. sclock mosi i/o ports aduc812 clk data le muxout (lock detect) adf4206/ adf4208 01036-037 figure 34. aduc812 to adf420x family interface adsp-2181 interface figure 35 shows the interface between the adf420x family and the adsp-21xx digital signal processor. the adf420x family needs a 22-bit serial word for each latch write. the easiest way to accomplish this using the adsp21-xx family is to use the autobuffered transmit mode of operation with alternate framing. this provides a means for transmitting an entire block of serial data before an interrupt is generated. set up the word length for eight bits and use three memory locations for each 22-bit word. to program each 22-bit latch, store the three 8-bit bytes, enable the autobuffered mode and then write to the transmit register of the dsp. this last operation initiates the autobuffer transfer. sclk dt i/o flag adsp-21xx clk data le muxout (lock detect) adf4206/ adf4208 tfs 01036-038 figure 35. adsp-21xx to adf420x family interface
adf4206/adf4208 rev. a | page 23 of 24 outline dimensions 16 9 8 1 pin 1 seating plane 8 0 4.50 4.40 4.30 6.40 bsc 5.10 5.00 4.90 0.65 bsc 0.15 0.05 1.20 max 0.20 0.09 0.75 0.60 0.45 0.30 0.19 coplanarity 0.10 compliant to jedec standards mo-153-ab figure 36. 16-lead thin shrink small outline package [tssop] (ru-16) dimensions shown in millimeters compliant to jedec standards mo-153-ac 20 1 11 10 6.40 bsc 4.50 4.40 4.30 pin 1 6.60 6.50 6.40 seating plane 0.15 0.05 0.30 0.19 0.65 bsc 1.20 max 0.20 0.09 0.75 0.60 0.45 8 0 coplanarit y 0.10 figure 37. 20-lead thin shrink small outline package [tssop] (ru-20) dimensions shown in millimeters
adf4206/adf4208 rev. a | page 24 of 24 ordering guide model temperature range package description package option adf4206bru ?40c to +85c 16-lead thin shrink small outline package [tssop] ru-16 adf4206bru-reel ?40c to +85c 16-lead thin shrink small outline package [tssop] ru-16 adf4206bru-reel7 ?40c to +85c 16-lead thin shrink small outline package [tssop] ru-16 adf4206bruz 1 ?40c to +85c 16-lead thin shrink small outline package [tssop] ru-16 adf4206bruz-rl 1 ?40c to +85c 16-lead thin shrink small outline package [tssop] ru-16 adf4206bruz-r7 1 ?40c to +85c 16-lead thin shrink small outline package [tssop] ru-16 adf4208bru ?40c to +85c 20-lead thin shrink small outline package [tssop] ru-20 adf4208bru-reel ?40c to +85c 20-lead thin shrink small outline package [tssop] ru-20 ADF4208BRU-REEL7 ?40c to +85c 20-lead thin shrink small outline package [tssop] ru-20 adf4208bruz 1 ?40c to +85c 20-lead thin shrink small outline package [tssop] ru-20 adf4208bruz-rl 1 ?40c to +85c 20-lead thin shrink small outline package [tssop] ru-20 adf4208bruz-r7 1 ?40c to +85c 20-lead thin shrink small outline package [tssop] ru-20 eval-adf4206-7eb1 evaluation board eval-adf4208eb1 evaluation board 1 z = pb-free part. ?2006 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d01036-0-2/06(a)


▲Up To Search▲   

 
Price & Availability of ADF4208BRU-REEL7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X